

### RealTime BeagleBone

- ▶ Real-time systems guarantee a response within a specified time
- Hard real-time systems are when systems fail if a deadline is missed (think: braking systems)
- Soft real-time systems are when a missed deadline may be reduced quality (think: streaming video)
- ▶ Mainline Linux Kernels typically meet soft real-time
- ▶ Other processes may be running when the real-time event occurs



#### Real-time Kernel

- ▶ Using mmap() can help, but
- ▶ Linux is a *nonpreemptive* OS
- ► The kernel can be compiled using CONFIG\_PREEMPT\_RT\_FULL=y
- You can load precompiled RT kernels...



# **Precompiled Kernels**

bone\$ apt-cache pkgnames | grep linux-image-4.4.19

linux-image-4.4.19-ti-r41

linux-image-4.4.19-ti-r41-dbg

linux-image-4.4.19-ti-r42

linux-image-4.4.19-ti-r42-dbg

linux-image-4.4.19-ti-rt-r41

linux-image-4.4.19-ti-rt-r41-dbg

linux-image-4.4.19-ti-rt-r42

linux-image-4.4.19-ti-rt-r42-dbg

# Real-time Hardware

▶ You can get a cape with an FPGA on it such as the Valent F(x) LOGi-Bone





#### Programmable Real-Time Unit (PRU) The Bone comes with two 32-bit 200 MHz RISC H⊠ cores, PRUs Enhanced GPIO: fast GPIO on P8/P9 headers pri prod pro cistos o pri prod pro cistos o 32x32 Multiplier/Accumulator (MAC) Interrupt controller (INTC) UARTO: 192 MHz on P8/P9 Enhanced MAC pri uartijotsje pri uartijotsje pri uartijot od pri uartijot od pri uartijot od To FDMA Puents To FDMA Puents To TSC\_ADC Event

#### **Important Documents**

- ► The AM335x PRU-ICSS Reference Guide: This document is the main





#### **Agenda**

- · PRU Hardware Overview
- PRU Firmware Development
- · Linux Drivers Introduction
- PRU Application Examples
- Getting Started with the PRU

🖐 Texas Instruments

TECH DAYS



Peripherals

Peripherals



Access to shared memory over L3

40 cycles

#### **ARM + PRU SoC Architecture** TECH DAYS ARM Subsystem Programmable Real-Time Unit (PRU) Subsystem Cortex-A PRU0 PRU0 I/O L2 Data Cache Û 1 Access Times: Instruction RAM = 1 cycle L4 Interce DRAM = 3 cycles Shared DRAM = 3 cycles Peripherals 🌞 Texas Instruments

TECH DAYS

#### **Programmable Real-Time Unit (PRU) Subsystem**

TECH DAYS

TECH DAYS

 Programmable Real-Time Unit (PRU) is a low-latency microcontroller subsystem

• Two independent PRU

- execution units
- 32-Bit RISC architecture
- 200MHz 5ns per instruction
- Single cycle execution No pipeline Dedicated instruction and data RAM per core
- Shared RAM
- Includes Interrupt Controller for system event handling
- Fast I/O interface
- Up to 30 inputs and 32 outputs on external pins per PRU unit



🤲 Texas Instruments

# **PRU Functional Block Diagram** TECH DAYS Constant Table PRU Execution Unit eline. Little Endia Special Registers (R30 and R31) Instruction RAM Read: 30 GPI + 2 Host Int statusWrite: Generate INTC Event 🖐 Texas Instruments

Now let's go a little deeper...







#### **Integrated Peripherals**

TECH DAYS

- **PRU** "Interrupts"
- The PRU does not support asynchronous interrupts.
  - However, specialized h/w and instructions facilitate efficient polling of system events.
  - The PRU-ICSS can also generate interrupts for the ARM, other PRU-ICSS, and sync events for EDMA.
- From UofT CSC469 lecture notes, "Polling is like picking up your phone every few seconds to see if you have a call. Interrupts are like waiting for the phone to ring.
  - Interrupts win if processor has other work to do and event response time is not critical
  - Polling can be better if processor has to respond to an event ASAP"
- Asynchronous interrupts can introduce jitter in execution time and generally reduce determinism. The PRU is optimized for highly deterministic operation.



TECH DAYS

- Provide reduced PRU read/write access latency compared to external peripherals
- Local peripherals don't need to go through external L3 or L4 interconnects
- Can be used by PRU or by the ARM as additional hardware peripherals on the device
- · Integrated peripherals:
  - PRU UART
  - PRU eCAP
- PRU IEP (Timer & DigIO)



🏺 Texas Instruments

# Using PRU via remoteproc and RPMsg

- Up to date details are here: http://elinux.org/EBC\_Exercise\_30\_PRU\_via\_remoteproc\_and\_RPMsg
- ▶ To use the PRU you need to:
- 1. Disable HDMI
- 2. Configure PRU compiler
- 3. Edit device tree
- 4. Set pin mux
- 5. Run example



#### Disable HDMI

If you get this...

bone\$ config-pin -q P8\_45

P8\_45 pinmux file not found! cape-universala overlay not found

run "config-pin overlay cape-universala" to load the cape

▶ You need to do this: Edit /boot/uEnv.xtx and remove # from: ##BeagleBone Black: HDMI (Audio/Video) disabled:

dtb=am335x-boneblack-emmc-overlay.dtb

Reboot and you should see:

bone\$ config-pin -q P8\_45

config-pin -g P8 45

P8\_45 Mode: default Direction: in Value: 0

# Configure PRU compiler



bone\$ export PRU\_CGT=/usr/share/ti/cgt-pru

bone\$ export PRU\_SUPPORT=/opt/source/pru-software-support-package

bone\$ cd \$PRU\_CGT

bone\$ mkdir -p bin

bone\$ cd bin

bone\$ ln -s `which clpru` .

bone\$ ln -s `which lnkpru` .

# Make sure remoteproc is running

bone\$ lsmod | grep pru

pru\_rproc 13507 0

pruss\_intc 7451 1 pru\_rproc

10611 1 pru\_rproc

- ▶ If you get the above response, you are good, move on
- ► Else, edit your device tree









# Set pin mux bone\$ config-pin -a P9\_27 pruout bone\$ config-pin -a P9\_28 pruin BeagleBone Black Output (Mode 5) (m) Input (Mode 6) 28 pru0 pru r30 S USB Host 46 BS270 GND





### Run an example Finally you can run a simple example ► This is from EBB, chapter 13, converted to remoteproc bone\$ exercises/pru/examples/ebb bone\$ make CC main\_pru0.c CC pru0-ledButton.asm LD gen/main\_pru0.object gen/pru0-ledButton.object Generated firmwares are : gen/main\_pru0\_fw.out bone\$ make install copying firmware to /lib/firmware/am335x\_pru0\_fw rebooting pru core 0 pru core 0 is now loaded with gen/main\_pru0\_fw.out

# dmesg

[Oct18 10:13] pru-rproc 4a334000.pru0: pru\_rproc\_remove: removing rproc 4a334000.pru0

[ +0.000063] pru-rproc 4a334000.pru0: stopping the manually booted PRU core

[ +0.000234] remoteproc2: releasing 4a334000.pru0 [ +0.033808] remoteproc2: 4a334000.pru0 is available

[ +0.000054] remoteproc2: Note: remoteproc is still under development and considered experimental

+0.000026] remoteproc2: THE BINARY FORMAT IS NOT YET FINALIZED, and backward compatibility isn't yet gus

+0.000973] pru-rproc 4a334000.pru0: booting the PRU core manually

+0.0083821 remoteproc2: powering up 4a334000.pru0

[ +0.000519] remoteproc2: Booting fw image am335x-pru0-fw, size 33476

+0.000124] remoteproc2: remote processor 4a334000.pru0 is now up

+0.000082] pru-rproc 4a334000.pru0: PRU rproc node /ocp/pruss@4a300000/pru0@4a334000 pr

#### Programming the PRU - c

CT\_CFG.SYSCFG\_bit.STANDBY\_INIT = 0;



# Output of C compiler





## Programming the PRU - assembly

```
; Passed the number of cycles to delay in R14
; Register conventions are in "PRU Optimizing C/C++ Compiler v2.1 User's Guide"
; http://www.ti.com/lit/ug/spruhv7a/spruhv7a.pdf
; Section 6.3, Page 105
.clink
.global start

start:
; Jsr
toop takes 2 cycles
set r30, r30.t5 ; turn on the output pin (LED on)
mov r0, r14 ; store the length of the delay in REGO

delayon:
sub r0, r0, 1 ; Decrement REGO by 1
gbmedelayon, r0, 0 ; Loop to DELAYON, unless REGO=0
```

# Programming the PRU - assembly

```
ledoff:
   clr
           r30, r30.t5
                           ; clear the output bin (LED off)
   mov
           r0, r14
                           ; Reset REGO to the length of the delay
delayoff:
           r0, r0, 1
                            ; decrement REG0 by 1
   qbne
           delayoff, r0, 0 \, ; Loop to DELAYOFF, unless REG0=0 \,
   qbbc
           start, r31, 3 ; is the button pressed? If not, loop
end:
   jmp
                           ; r3 contains the return address
                           ; Return value is in r14
```

# Programming the PRU - c

SPI1\_CS0

gpio3[17]

pr1\_pru0\_pru\_r31\_3

113

pr1\_pru0\_pru\_r30\_5